Part Number Hot Search : 
YF104 105C6 LTC3406A DF02S 88XS30D4 BZX84C 192D25 82801
Product Description
Full Text Search
 

To Download MICRF229YQS Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  a pril ge n the hete r cont r it o n exte r for actu a the of 1 k are s 433. 9 20k b to 5. 5 mic r redu c data micr e ty p micrel inc. ? 21 15, 2015 n eral des c micrf229 r odyne, imag r ol, ask/oo k n ly requires r nal compon e low-cost, l o a tion applicat micrf229 a k bps with 1% s electable in 9 2mhz, allo w b ps. the devi c 5 v, and typic a r f229 has a c e current to sheets and s e l?s web site a p ical appl 80 fortune dri v c ription is a 400 e-reject, rf r k demodulat o a crystal a n e nts to imple m o w-power, r ions. chieves ? 11 2 ber. eight d binary step s w ing the devi c c e operates f r a lly consum e a shutdown m 0.5 a and 1 5 s upport doc u a t: www.micr e i cation v e ? san jose, c mhz to 4 5 r eceiver with o r, and anal o n d a minim u m ent. the mi c r ke, tpms, 2 dbm sensiti v emodulator f i s from 1625 h c e to suppor t r om a supply e s 6.0ma at 4 m ode and sl 5 a respecti v u mentation a r e l.com. micr f c a 95131 ? usa 5 0mhz sup e automatic g a o g rssi outp u m number c rf229 is id e and rem o v ity at a bit r a i lter bandwid t h z to 34khz t bit rates up voltage of 3. 5 33.92mhz. t e ep mode t h v ely. r e available f 229 433.92m h 4 0 ? tel +1 (408) 9 4 e r- a in ut. of e al o te a te t hs at to 5 v he h at on feat u ? ? 11 2 ? a ut o ? sup ? 25d b ? no i ? 60d b ? 3.5 v ? 6.0 m ? 15 a ? 0.5 ? 16- p ? ? 40 ? ? 2kv a ppl ? a ut o ? lon g ? re m ? gar a ? re m ? lo w h z typical ap p 0 0mhz to 4 with 4 4-0800 ? fax + 1 u res 2 dbm sensiti v o -polling mod p ports bit rate s b image-reje c i f filter requi r b analog rs s v to 5.5v sup m a supply cu a supply cur r ? ? c v hbm esd r a l ications o motive rem o g -range rf i d m ote fan/light a ge door/gat e m ote meterin g w data rate un p lication circ u micrf 2 4 50mhz a s auto-poll 1 (408) 474-100 0 v ity at 1kbps d e with bit ch e s up to 20kb p c t mixer r ed s i output ran g ply voltage r a rrent at 434 m r ent in sleep m r rent in shutd o 6 .0mm qso p c temperatur e a ting o te keyless e n d control e openers g idirectional w u it 2 29 s k/ook r e and rssi 0 ? http://www. m with 1% be r e cking p s at 433.92 m g e a nge m hz m ode o wn mode p package e range n try (rke) w ireless data l e ceiver m icrel.com revision 1.0 r m hz inks
micrel, inc. micrf229 april 15, 2015 2 revision 1.0 ordering information part number top marking junction temperature range package MICRF229YQS MICRF229YQS ? 40c to +105c 16- pin 4.9mm 6.0mm qsop pin configuration 16- pin 4.9mm 6.0mm qsop (qs) (top view) pin description pin number pin name type pin function 1 ro1 in reference resonator c onnecti on (to the pierce oscillator): can also be driven by exter nal reference signal of 200mv p - p to 1.5v p - p amplitude maximum. internal capacitance of 7pf to gnd during normal operation. 2 rfgnd supply groun d connection for ant rf input : connect to pcb ground plane. 3 ant input anten na input: rf signal input from a ntenna. internally ac coupled. it is recommended to use a matching network with an inductor to rf ground to improve esd protection. 4 rfgnd supply ground connection for ant rf input: connect to pcb ground plane. 5 cdec supply internal supply decoupling access: bypass to pcb ground plane with a 0.1 f ceramic capacitor located as close to pin as possible. maximum operating voltage is 3.6v. 6 sq input squ elch control logic - level input: an internal pull - up (3a typical) pulls the logic - input hi gh when the device is enabled. this feature is not recommended in micrf229 and this pin should remain floa ting. 7 vdd supply positive supply connection (for all chip f unctions ): bypass wit h 1 f capacitor located as close to the vdd pin as possible.
micrel, inc. micrf229 april 15, 2015 3 revision 1.0 pin description (continued) pin number pin name type pin function 8 en input enable control logic - level input: a logic - level high enable the device. a logic - level low put the device to shutdown mode. an internal pull - down (3 a typical) pulls the logic input low. the device is designed to start up in shutdown state. the en pin shoul d be kept at logic low (shutdown state) until after the supply voltage on vdd is stabilized. if the application is designed to have the en pin always pulled high , it is recommended to add a shunt capacitor of 0.47 f from the en pin to ground. 9 gnd supply ground c onnection ( for all chi p functions except for rf input): connect to pcb ground plane. 10 do in/out demodulation data o utput: a current limited cmos output in normal operation. an internal pull - down of 25k is present when device is in shutdown. this pin is also used as the data in put during serial programming (s ee ? serial interface register programming? sub - section). 11 sel1 input logic c on trol input with active internal pull -u p (3 a typical) : it can be used to select the low - pass filter bandwidth in the absence register co ntrol ( see table 2 ) . 12 sclk input programming clock input wi th active internal pull - down (3 a typical 13 cth in/out demodulation threshold voltage integration capacitor: capacitor to gnd sets the settling time for the demodulation data slice level. values above 1nf are recommended and should be optimized for data rate and data profile. connect a 0.1 f capacitor from cth pin to gnd to provide a stable slicing threshold. 14 agc in/out agc filter capacitor connection: connect a capacitor from this pin to gnd. refer to the ? agc loop ? sub - section for information on the capacitor value. 15 rssi output received signal strength i ndicator o utput. the voltage on this pin is an inversed amplified version of the voltage on agc. output is f rom a buffer with typically 200 output impedance. 16 ro2 output o utput of the pierce oscillator for crystal: internal capacitance of 7 pf to gnd during normal operation.
micrel, inc. micrf229 april 15, 2015 4 revision 1.0 absolute maximum ratings ( 1 ) supply voltage (v dd ) ...................................................... +6v voltage on all pins except antenna ...... ? 0.3v to v dd + 0.3v antenna input ............................................... ? 0.3v to +0.3v junction temperature .............................................. +150 c lead temperature (soldering, 10s) .......................... +300c storage temp erature (t s ) ......................... ? 65c to +150 c maximum receiver input power ............................. +10dbm esd ratin g ( 3) ......................................................... 2 kv hbm operating ratings ( 2 ) supply voltage (v dd ) .................................... +3.5v to +5.5v antenna input ............................................... ? 0.3v to +0.3v all pins (except antenna input) ............. ? 0.3v to v dd + 0.3v ambient temperature (t a ) ........................ ? 40c to +105c maximum input rf power ........................................... 0dbm receive modulation duty cycle ........................ 20% to 80% frequency range ................................. 400mhz to 450mhz electrical characterist ics v dd = 5.0v, v en = 5 v, sq = open, c agc = 4.7f, c cth = 0.1f, unless otherwise noted. bold values indicate ? 40c t a +105 c. symbol parameter condition min. typ. max. units i cc operating supply current continuous operation, f rf = 433.92mhz 4.5 6.0 8.0 ma i sleep sleep current only sleep clock is on 15 a i sd shutdown current v en = 0v 0.5 1 a receiver conducted receiver sensitivity @ 1kbps ( 4 ) 433.92mhz, d[4:3] = 00, ber = 1% ? 113 .0 dbm 433.92mhz, d[4:3] = 00, ber = 0.1% ? 111.0 image rejection f image = f rf ? 2f if 25 db f if if center frequency f rf = 433.92mhz 1.2 mhz bw if ? 3db if bandwidth f rf = 433.92mhz 310 khz v agc agc voltage range ? 40dbm rf input level 1.15 v ? 100dbm rf input level 1.55 notes: 1. exceeding the absolute maximum ratings may damage the device. 2. the device is not guaranteed to function outside its operating ratings. 3. devices are esd sensitive. handling precautions are recommended. human body model, 1.5k ? in series with 100pf. 4. in an on/ off keyed (ook) signal, the signal level goes between a ?mark? level (when the rf signal is on) and a ?space? level (when the rf signal is off). sensitivity is defined as the input signal level when ?on? necessary to achieve a specified ber (bit error rate). ber measured with the built - in bert function in agilent e4432b using pn9 sequence. sensitivity measurement values are obtained using an input matching n etwork to 433.92mhz.
micrel, inc. micrf229 april 15, 2015 5 revision 1.0 electrical characteristics (continued) v dd = 5.0v, v en = 5 v, sq = open, c agc = 4.7f, c cth = 0.1f, unless otherwise noted. bold values indicate ? 40c t a +105 c. symbol parameter condition min. typ. max. units reference oscillator f rf reference oscillator frequency f rf = 433.92mhz 13.52313 mhz reference buffer input impedance ro1 when driven externally 1.6 k? reference oscillator bias voltage ro2 1.15 v reference oscillator input range external input, ac couple to ro1 0.2 1.5 v p - p reference oscillator source current v ro1 = 0v 300 a demodulator cth source impedance (5) f ref = 13.52313mhz 120 k cth leakage current in cth hold mode t a = +25oc t a = +105oc 1 10 na digital / control functions do pin output current as output source at 0.8v dd as output sink at 0.2v dd 300 680 a output rise time 15pf load on do pin, transition time between 0.1v dd and 0.9v dd 600 ns output fall time 200 input high voltage en 0.8v dd v input low voltage en 0.2v dd v output voltage high do 0.8v dd v output voltage low do 0.2v dd v rssi ( 6 ) v rssi rssi dc output voltage range ? 110dbm rf input level 0.5 v ? 50dbm rf input level 2.0 rssi output current 5k ? load to gnd, ? 50dbm rf input level 400 a rssi output impedance 240 ? rssi response time d[4:3] = 00, rf input power - stepped from no input to ? 50dbm 10 ms rf leakage lo leakage for 433.92mhz 432.68064 mhz (f xal = 13.52127 mhz) ? 98 dbm notes: 5. cth source impedance is inversely proportion al to the reference frequency. in production test, the typical source i mpedance value is verified with 12mhz reference frequency . 6. rssi exhibit variation through manufacturing process, it is recommended that the reading is c alibrated by software in system mcu when it is being used.
micrel, inc. micrf229 april 15, 2015 6 revision 1.0 electrical characteristics (continued) v dd = 5.0v, v en = 5 v, sq = open, c agc = 4.7f, c cth = 0.1f, unless otherwise noted. bold values indicate ? 40c t a +105 c. symbol parameter condition min. typ. max. units startup time ( 7 ) from shutdown to data output time 433.92mhz at ? 70dbm , agc cap acitor = 4.7 f 35 ms 433.92mhz at ? 70dbm , agc cap acitor = 2.2 f 17 433.92mhz at ? 70dbm , agc cap acitor = 1 f ( 8 ) 7.3 433.92mhz at ? 70dbm , agc cap acitor = 0.47 f ( 8 ) 3.5 notes: 7. the startup time is measured from en pin low to high until steady data output at do. 8. agc cap values of 0.47 f and 1 f are not recommended for auto - poll, it is applicable only for normal reception mode.
micrel, inc. micrf229 april 15, 2015 7 revision 1.0 typical characteristics 5.5 5.6 5.7 5.8 5.9 6 6.1 6.2 6.3 6.4 400 410 420 430 440 450 supply current (ma) receiver frequency (mhz) supply current vs. receiver frequency 5.00 5.20 5.40 5.60 5.80 6.00 6.20 6.40 6.60 6.80 7.00 3.5 4 4.5 5 5.5 current (ma) supply voltage (v) ground current vs. supply voltage (f rf = 433.92mhz) +125 c +25 c - 40 c 1 1.1 1.2 1.3 1.4 1.5 1.6 1.7 1.8 1.9 2 -125 -105 -85 -65 -45 -25 -5 cagc voltage(v) input power (dbm) cagc volatage vs. input power +125 v - 40 c +25 c 0 0.5 1 1.5 2 -125 -105 -85 -65 -45 -25 rssi voltage (v) input power level (dbm) 433.92mhz rssi voltage vs. input power +125 c - 40 c +25 c -115 -114 -113 -112 -111 -110 -109 -108 -107 30.00% 40.00% 50.00% 60.00% sensitivity in dbm vs. 1%ber slice level d[5:6] setting sensitivity in 433.92mhz vs. slice level at different bw setting (+25?c) 3.25khz d[16:4:3] = 001 13khz d[16:4:3] = 011 1.625khz d[16:4:3] = 000 6.5khz d[16:4:3] = 010 -110 -109 -108 -107 -106 -105 -104 -103 -102 30.00% 40.00% 50.00% 60.00% sensitivity in dbm vs. 1%ber slice level d[5:6] setting sensitivity in 433.92mhz vs. slice level at different bw setting (+125?c) 13khz d[16:4:3] = 011 3.625khz d[16:4:3] = 001 6.5khz d[16:4:3] = 010 1.625khz d[16:4:3] = 000 -116 -115 -114 -113 -112 -111 -110 -109 -108 0.3 0.4 0.5 0.6 sensitivity in dbm vs. 1%ber slice level d[5:6] setting sensitivity in 433.92mhz vs. slice level at different bw setting ( - 40 ? 6.5khz d[16:4:3] = 010 1.625khz d[16:4:3] = 000 13khz d[16:4:3] = 011 -25 -20 -15 -10 -5 0 433.54 433.74 433.94 434.14 attenuation (db) input frequency (mhz) bandpass filter antenuation f xal = 13.52127mhz -115 -110 -105 -100 -95 -90 -85 -80 -75 -70 430.92 431.92 432.92 433.92 434.92 435.92 436.92 sensitivity in dbm vs. 1%ber input rf frequency (mhz) 434mhz selectivity at 1.625khz bandwidth
micrel, inc. micrf229 april 15, 2015 8 revision 1.0 typical characteristics (continued) -120 -110 -100 -90 -80 -70 -60 -50 -40 403.92 423.92 443.92 463.92 jamming signal input power level (dbm) jamming frequency (mhz) 433.92mhz spurious response data signal - 107dbm with 1% ber
micrel, inc. micrf229 april 15, 2015 9 revision 1.0 functional diagram
micrel, inc. micrf229 april 15, 2015 10 revision 1.0 functional description the simplified functional diagram illustrates the basic structure of the micrf229 receiver. it is mad e up of four sub - blocks: ? uhf down - converter ? ask/ook demodulator ? reference and control logic ? auto - poll circuitry outside the device, the micrf229 receiver requires just a few components to operate: a capacitor from agc to gnd, a capacitor from cth to gnd, a reference crystal resonator with associated loading capacitors, lna input matching components, and a power - supply decoupling capacitor. receiver operation uhf downconverter the uhf downconverter has six sub - blocks: lna, mixers, synthesizer, image reject filter, band pass filter and if amplifier. lna the rf input signal is ac - coupled into the gate of the lna input device. the lna configuration is a cascaded common - source nmos amplifier. the amplified rf signal is then fed to the rf ports of two double bal anced mixers. mixers and synthesizer the lo ports of the mixers are driven by quadrature local oscillator outputs from the synthesizer block. the local oscillator signal from the synthesizer is placed on the low side of the desired rf signal ( figure 1 ). the product of the incoming rf signal and local oscillator signal will yield the if frequency, which will be demodulated by the detector of the device. the image reject mixer suppresses the image frequency which is below the wanted signal by 2x the if frequency. the local oscillator frequency (f lo ) is set to 32x the crystal reference frequency (f ref ) via a phase - locked loop synthesizer with a fully - integrated loop filter (equation 1): f lo = 32 x f ref eq. 1 micrf229 uses an if frequency scheme that scales the if frequency (f if ) with f ref according to equation 2: f if = f ref x 1000 87 eq. 2 therefore, the reference frequenc y f ref needed for a given desired rf frequency (f rf ) is approximated in equation 3: f ref = f rf / (32 + 1000 87 ) eq. 3 figure 1 . low - side injection local oscillator image - reject filter and band - pass filter the if ports of the mixer produce quadrature - down converted if signals. these if signals are low - pass filtered to remove higher frequency products prior to the image reject filter where they are combined to reject the image frequency. the if signal then pa sses through a third order band pass filter. the if bandwidth is 330khz @ 433.92mhz, and will scale with rf operating frequency according to equation 4: bw if = bw if@433.92 mhz ? ? ? ? ? ? 433.92 (mhz) frequency operating eq. 4 these filters are fully integrated inside t he micrf229. after filtering, four active gain controlled amplifier stages enhance the if signal to its proper level for demodulation. ask/ook demodulator the demodulator section is comprised of detector, programmable low pass filter, slicer, and agc comparator. detector and programmable low - pass filter the demodulation starts with the detector removing the carrier from the if signal. post detection, the signal becomes baseband information. the low - pass filter further enhances the baseband signal.
micrel, inc. micrf229 april 15, 2015 11 revision 1.0 the re are eight selectable low - pass filter bw settings: 1625hz, 3250hz, 6500hz, 11000hz, 13000hz, 19000hz, 34000hz and 46000hz for 433.92mhz operation. the low - pass filter bw is directly proportional to the crystal reference frequency, and hence rf operating frequency. filter bw values can be easily calculated by direct scaling. equation 5 illustrates filter demod bw calculation: bw operating freq = bw @433.92mhz ? ? ? ? ? ? 433.92 (mhz) freq operating eq. 5 it is very important to select a suitable low - pass filter bw setting for the required data rate to minimize bit error rate. use the sensitivity curves that show ber vs. bit rates for different d[16:4:3] settings as a guide. this low - pass filter ? 3db corner frequency bandwidth can be configured by setting the registers as in table 1 for 433.92mhz. table 1 . low - pass filter bandwidth selection @ 434mhz rf input d[16] d[4] d[3] low - pass filter bw maximum encoded bit rate 0 0 0 1625hz 2.5kbps 0 0 1 3250hz 5kbps 0 1 0 6500hz 10kbps 0 1 1 13000hz 20kbps 1 0 0 11000hz do not use 1 0 1 19000hz 1 1 0 34000hz 1 1 1 46000hz bit rate refers to the encoded bit rate. encoded bit rate is 1/(shortest pulse duration) that appears at do, as illustrated in figure 2 . figure 2 . transmitted bit rate through the air alternatively the default registers setting for d[16:4:3] is 011 at power up, without programming the setting of these bits , t he demodulation bandwidth can be selected externally by sel1 pin. table 2 . demod bandwidth ? 0 3250hz ? d3,d4 must be 11 1 13000hz ? default internal pull up slicer and cth the signal prior to the slicer, labeled ?audio signal? in the functional diagram , is still baseband analog signal. the data slicer converts the analog signal into ones and zeros based on 50% of the slicing threshold voltage built up in the cth capacitor. after the slicer, the signal is demodulated ook digital data. when there is only thermal noise at ant pin, the voltage level on cth pin is about 650mv. this voltage starts to drop when there is rf signal present. when the rf signal level is greater than ? 100dbm, the voltage is about 400mv. the value of the capacitor from cth pin to gnd is not critical to the sensitivity of micrf229, although it should be large enough to provide a stable slicing level for the comparator. the value used in the evaluation board of 0.1f is good for all bit rates from 500bps to 40 kbps. the data slice level can be set by programming d[6:5] bits, which also has the effect on the sensitivity of the receiver as indicated in the sensitivity graphs . table 3 . slice level ? 0 0 slice level 60% 0 1 slice level 30% 1 0 slice level 40% 1 1 slice level 50% - default cth hold mode if the internal demodulated signa l (do in the functional diagram ) is at logic low for more than about 4msec, the chip automatically enters cth h old mode, which holds the voltage on cth pin constant even without rf input signal. this is useful in a transmis sion gap, or ?dead time?, used in many encoding schemes. when the signal reappears, cth voltage does not need to re - settle, improving the time to output with no pulse width distortion, or time to good data (ttgd).
micrel, inc. micrf229 april 15, 2015 12 revision 1.0 agc loop the agc comparator monitors th e signal amplitude from the output of the programmable low - pass filter. the agc loop in the chip regulates the signal at this point to be at a constant level when the input rf signal is within the agc loop dynamic range (about ? 115dbm to ? 40dbm). when the chip first turns on, the fast charge feature charges the agc node up with 120 a typical current. when the voltage on agc increases, the gains of the mixer and if amplifier go up, increasing the amplitude of the audio s ignal (as labeled in the functional diagram ), even with only thermal noise at the lna input. the fast - charge current is disabled when the audio signal crosses th e slicing threshold, causing do to g o high, for the first time. when an rf signal is applied, a fast - attack period ensues, when 600 a current discharges the agc node to reduce the gain to a proper level. once the loop reaches equilibrium, the fast attack current is disabled, l eaving only 15a to discharge agc or 1.5a to charge agc. the fast attack current is enabled only when the rf signal increases faster than the ability of the agc loop to track it. the ability of the chip to track to a signal that decreased in strength is m uch slower, since only 1.5 a is available to charge agc to increase the gain. when designing a transmitter that communicates with the micrf229, ensure that the power level remains constant throughout the transmit burst. the value of agc impacts the time t o good data (ttgd), which is defined as the time when signal is first applied, to when the pulse width at do is within 10% of the steady state value. the optimal value of agc depends on the setting of the d4 and d3 bits. a smaller agc value does not always result in a shorter ttgd. this is due to the loop dynamics, the fast discharge current being 600 a, and the charge current being only 1.5 a. for example, if d4 = d3 = 0, the low pass filter bandwidth is set to a minimum and agc capacitance is too small, ttgd will be longer than if agc capacitance is properly chosen. this is because when the rf signal first appears, the fast discharge period will reduce v agc very fast, lowering the gain of the mixer and if amplifier. but since the low pass filter bandwid th is low, it takes too long for the agc comparator to see a reduced level of the audio signal, so it cannot stop the di scharge current. this causes an undershoot in agc voltage and a corresponding overshoot in rssi voltage. once agc undershoots, it takes a long time for it to charge back up because the current available is only 1.5 a. table 4 lists the recommended minimum agc values for different d[ 4:3] settings to insure that the voltage on agc does not undershoot. the recommendation also takes into account the behavior in auto - polling. if agc is too small, the chip can have a tendency to false wake up (do releases even when there is no input signal ). table 4 . minimum suggested agc values d4 d3 agc value 0 0 4.7 f 0 1 2.2 f 1 0 1 f 1 1 1 f figure 3 illustrates what occurs if agc is too small for a given d[4:3] setting. here, d[4:3] = 01, agc = 0.47 f, and the rf input level is stepped from no signal to ? 100dbm. rssi voltage is shown instead of agc voltage because rssi is a buffered version of agc (with an inversion and amplification). probing agc directly can affect the loop dynamics through resistive loading from a scope probe, especially in the state where only 1.5 a is available, w hereas probing rssi does not. when the rf signal is first applied, rssi voltage overshoots due to the fast discharge current on agc, and the loop is too slow to stop this fast discharge current in time. since the voltage on agc is too low, the audio signal level is lower than the slicing threshold (voltage on cth), and do is low. once the fast discharge current stops, only the small 1.5 a charge current is available in settling the agc loop to the correct level, causing the recovery from agc undershoot/rssi overshoot condition to be slow. as a result, ttgd is about 9.1ms. it is recommended that tantalum caps or high voltage ceramic cap is used for agc to minimize capacitor leakage current which may affect the performance of the agc. figure 3 . rssi overshoot and slow ttgd (9.1ms)
micrel, inc. micrf229 april 15, 2015 13 revision 1.0 figure 4 shows the behavior with a larger capacitor on agc pin (2.2 f), d[4:3] = 01. in this case, v agc does not undershoot (rssi does not overshoot), and ttgd is relatively short at 1ms. figure 4 . proper ttgd (1ms) with sufficient agc reference oscillator the reference oscillator in the micrf229 ( figure 5 ) uses a basic pierce crystal oscillator configuration with mos transconductor. though the micrf229 has built - in load capacitors for the crystal oscillator, the ext ernal load capacitors are still required for tuning it to the right frequency. ro1 and ro2 are external pins of the micrf229 to connect the crystal to the reference oscillator. figure 5 . reference oscillator circuit table 5 . reference frequency examples rf input frequency (mhz) reference frequency (mhz) 418.0 13.02708 433.92 13.52313 ( 9 ) note: 9. empirically derived, slightly different from equation 3. auto - polling the micrf229 can be programmed into an auto - polling mode by setting register bit d[15] to 1, where it monitors if there is a valid incoming rf signal while holding do low. in this mode, the chip goes between sleep state and polling state. in sleep state, only a low power sleep clock is on, resulting in very low current consumption of 15 a typical. the sleep time is programmable from 10ms to 1.28s. in a polling state, every block in the micrf229 is on, and the chip looks for valid signal with bit durations greater than a user - programmed value. this operation is subsequently called ?bit checking? in this datasheet. a ?valid bit? is a mark or space with duration that is longer than the bit check window. a ?bad bit? is a mark or space with duration that is shorter than the bit check window. the user can set different bit check window time to suit a particular signal by programming register bits d[11:9] as listed in the register programming section. the number of consecutive valid bits before releasing do and exiting polling mode can also be set by register bits d[8:7]. figure 6 . one bad bit followed by two valid bits during the bit checking operation, do is held low while the bit checker examines the puls e widths at the node labeled do in functional diagram . if there is no signal present and do? randomly chatters, the micrf229 returns to sleep after seeing four consecutive bad bits. note that since do randomly chatters with no signal present, the amount of time it takes for 4 consecutive bad bits to happen is random. therefore, the duration of polling time is random without signal. if enough consecutive valid bits are found, do is released and the micrf229 stays on in the continuous receive mo de. once the chip is in continuous receive mode, it will not go back to sleep automatically when rf signal is removed. the register bits must be reprogrammed again to put the micrf229 back into auto - polling mode.
micrel, inc. micrf229 april 15, 2015 14 revision 1.0 the auto - polling feature is noise sensi tive in that if the noise level is sufficiently high, the micrf229 could be awaken in the absence of valid rf signal due to its internal noise. to ensure that the device only wakes up upon the reception of valid data, increase the number of valid bit s in t he bit check register d[8:7] setting. the recommend setting is 11. table 6 . sleep timer control d14 d13 d12 set sleep time 0 0 0 10ms 0 0 1 20ms 0 1 0 40ms default 0 1 1 80ms 1 0 0 160ms 1 0 1 320ms 1 1 0 640ms 1 1 1 1280ms table 7 . sleep auto -p oll control d15 auto - poll enable 0 awake ? does not poll - default 1 auto - polls with sleep periods table 8 . sleep auto -p oll control for 433.92mh d11 d10 d9 set bit - check window time (433.92 mhz , time in s 0 0 0 71 143 285 570 0 0 1 67 133 266 532 0 1 0 62 124 247 494 0 1 1 57 114 228 457 1 0 0 52 105 209 419 1 0 1 48 95 190 381 1 1 0 43 86 172 343 1 1 1 38 76 152 305 note: default value of d{11:9} = 111. table 9 . number of valid bit control d8 d7 set number of consecutive valid bits before releasing do 0 0 bitcheck 0 bits - default 0 1 bitcheck 2 bits 1 0 bitcheck 4 bits 1 1 bitcheck 8 bits serial interface register programming there are twenty register bits in the micrf229. bits d15 ? d19 have specific set points: ? d15: default = 0; set to 1 only when auto - poll is in use. ? d16: default = 0; set to 1 only when high bandwid th is in use. ? d17: default = 0 for normal operation. ? d18: this bit must always be set to 1. ? d19: for normal application, always set this bit to 0. all other register bits must be set according to the specific application as detailed in the previous sections. programming the device is accomplished by the use of do and sclk. normally, do is outputting data and needs to switch to an input pin made by the start sequence, as shown at figure 7 . high at the sclk pin tri - states the do pin, enabling the external drive into the do pin with an initial low level. the start sequence is completed by taking sclk low, then high while do is low, followed by taki ng do high, then low while sclk is high. the serial interface is initialized and ready to receive the programming data. sclk frequency should be greater than 5k hz to avoid automatic reset from internal circuitry. figure 7 . seria l interface start sequence
micrel, inc. micrf229 april 15, 2015 15 revision 1.0 bits are serially programmed starting with the most significant bit (msb = d19) if all bits are being programmed until the least significant bit (lsb = d0) . for instance, if only the bits d0, d1, and d2 are being programmed, the n these are the only bits that need to be programmed with the start sequence, d2, d1, d0, plus the stop sequence. or, if only the bit d17 is needed, then the sequence must be from start sequence, d17 through d0 plus the stop sequence, making sure the other bits (besides d17) are programmed as needed. it is recommended that all parallel input pins (sel0 and sel1) be kept high when using the serial interface. after the programming bits are finished, a stop sequence (as shown in figure 8 ) is required to end the mode and re - establish the do pin as an output again. to do so, the sclk pin is kept high while the do pin changes from low to high, then low again, followed by the sclk pin made low. timing of the programming bits are not critical, but should be kept as shown below: ? t1 < 0.1 s, time from sclk to convert do to input pin ? t6 > 0.1 s, sclk high time ? t7 > 0.1 s, sclk low time ? t2, t3, t4, t5, t8, t9, t10 > 0.1 s figure 8 . serial interface stop sequence serial i nterface register loading examples channel 1 is the do pin and channel 2 is the sclk pin. figure 9 . all bits d19 through d0 = 0 figure 10 . all bits d19 through d0 = 1 figure 11 . d[19;18] = 11, d[17:0] = all 0s
micrel, inc. micrf229 april 15, 2015 16 revision 1.0 auto - poll programming example rf frequency 433.92mhz, bit rate 1kbps, bit width 1ms. d[19] = 0, agc fast attack and cth hold enabled d[18] = 1, watchdog timer is off d[17] = 0, default d[16] = 0, high demod bandwidt h isn?t used d[15] = 1, device is placed in auto - poll d[14:12] = 100, sleep time 160ms d[11:9] = 011, bit check window time 457s with d[4:3] = 00 d[8:7] = 10, number of consecutive valid bits is 4 d[6:5] = 11, slice level 50% d[4:3] = 00, demodulator band width = 1.625khz d[2:0] = 000, default from msb to lsb, see table 11 : table 10 . auto - poll example bit sequence d18 d18 d17 d16 d15 d14 d13 d12 0 1 0 0 1 1 0 0 d11 d10 d9 d8 d7 d6 d5 ? 0 1 1 1 0 1 1 ? d4 d3 d2 d1 d0 ? ? ? 0 0 0 0 0 ? ? ? figure 12 . auto - poll example
micrel, inc. micrf229 april 15, 2015 17 revision 1.0 application information length of preamble when using micrf229 in auto - polling mode, the preamble of the corresponding transmitter should be long enough to guarantee that the micrf229 becomes fully awake during the preamble portion of the burst. this way the entire data portion will be received. a good rule of thumb to use is: preamble length = 1.2 sleep time + length of valid bits sequence the factor of 1.2 is to accommodate sleep time variation due to process shift. figure 13 shows an example of insufficient length preamble. micrf229 starts checking bits during the data portion of the burst, so by the time it becomes fully awake and releases do, part of the data portion is lost. in figure 14 , the preamble length is sufficient. the chip wakes up during the preamble and is ready for the data portion. figure 13 . preamble length ? figure 14 . preamble length ? antenna and rf port connections the evaluation board offers two options of injecting the rf input signal: through a pcb antenna or through a 50 sma connector. the sma connec tion allows for conductive testing, or an external antenna. low - noise amplifier input matching capacitor c3 and inductor l2 form the ?l? shape input matching network to the sma connector. the capacitor cancels out the inductive portion of the net impedanc e after the shunt inductor, and provides additional attenuation for low - frequency outside band noise. the inductor is chosen to over resonate the net capacitance at the pin, leaving a net - positive reactance and increasing the real part of the impedance. i t also provides additional esd protection for the antenna pin. the input impedance of the device is listed in table 12 to aid calculation of matching values. note that the net impedance at the pin is easily affected by component pads parasitic due to the high input impedance of the device. the numbers in table 12 does not include trace and component pad parasitic capacitance, which total about 0.75pf on the evaluation board. the matching components to the pcb antenna (l3 and c9) were empirically derived for best over - the - air reception range. table 11 . input impedance for the most used frequencies frequency (mhz) z device ( ) 418 8.98 ? j152 433.92 13.5 ? j149 crystal selection the crystal resonator provides a reference clock for all the device internal circuits. crystal tolerance needs to be chosen such that the down - converted signal is always inside the if bandwidth of micrf229. from this consideration, the tolerance should b e 50ppm on both the transmitter and the micrf229 side. the esr should be less than 300?, and the temperature range of the crystal should match the range required by the application. with the abracon crystal listed in the bill of materials , a typical micrf229 crystal oscillator still starts up at 105 c with additional 400 series resistance. the oscillator of the micrf2 29 is a pierce - type oscillator. good care must be taken when laying out the printed circuit board. avoid long traces and place the ground plane on the top layer close to the refosc pins ro1 and ro2. when care is not taken in the layout, and the crystals us ed are not verified, the oscillator may not start or takes longer to start. time - to - good- data will be longer as well .
micrel, inc. micrf229 april 15, 2015 18 revision 1.0 pcb considerations and layout the micrf229 evaluation board is a good starting point for prototyping of most applications. the gerber fil es are downloadable from the micrel website and contain the remaining layers needed to fabricate this board. when copying or making one?s own boards, make the traces as short as possible. long traces alter the matching network and the values suggested are no longer valid. suggested matching values may vary due to pcb variations. a pcb trace 100 mils (2.5mm) long has about 1.1nh inductance. optimization should always be done with range tests. make sure the individual ground connection has a dedicated via rat her than sharing a few of ground points by a single via. sharing ground via will increase the ground path inductance. ground plane should be solid and with no sudden interruptions. avoid using ground plane on top layer next to the matching elements. it nor mally adds additional stray capacitance which changes the matching. do not use phenolic materials as they are conductive above 200mhz. typically, fr4 or better materials are recommended. the rf path should be as straight as possible to avoid loops and unne cessary turns. separate ground and v dd lines from other digital or switching power circuits (such as microcontroller s, etc . ). known sources of noise should be laid out as far as possible from the rf circuits. avoid unnecessary wide traces which would add more distribution capacitance (between top trace to bottom gnd plane) and alter the rf parameters.
micrel, inc. micrf229 april 15, 2015 19 revision 1.0 pcb recommended layout considerations micrf229 evaluation board assembly micrf229 evaluation board top layer micrf229 evaluation board bottom layer
micrel, inc. micrf229 april 15, 2015 20 revision 1.0 evaluation board schematic
micrel, inc. micrf229 april 15, 2015 21 revision 1.0 bill of materials item part number manufacturer description qty. c3 gqm1885c2a1r3c murata ( 10) 1.3pf 0.25pf, 0603 capacitor 1 c4 taja475m016rnj avx ( 11) 4.7f 20%, size a, tantalum capacitor 1 c6, c13 grm188r71e104k murata 0.1f 10%, 0603 capacitor 2 c5 grm219r60j105k murata 1f 10%, 0805 capacitor 1 c7 np 0 c9 gqm1885c2a1r5c murata 1.5pf 0.25pf, 0603 capacitor 1 c10, c11 grm1885c1h100j murata 10pf 5%, 0603 capacitor 2 j2 np, sma, edge conn. 0 j3 571- 41031480 mouser ( 12) ampmodu breakaway headers 40 p(6pos) r/a header gold 1 l2 0603cs - 36nxjl coilcraft ( 13 ) 36nh 5%, 0603 wire wound chip inductor 1 l3 0603cs - 27nxjl coilcraft 27nh 5%, 0603 wire wound chip inductor 1 r4, r10 crcw0402100kfkea vishay ( 14 ) 100k 5%, 0402 resistor 1 r3, r5 np 2 r6, r7 np 2 r9 np 1 y1 abls - 13.52313mhz - 10j4y abracon ( 15 ) 13.52313mhz, hc49/us 1 y2 dsx321gk - 13.52313mhz kds ( 16) np, (13.52313mhz, ? 40 c to +105 c), dsx321gk 0 u1 MICRF229YQS micrel, inc . ( 17) 4 00mhz to 450mhz ask/ook receiver with auto - poll, and rssi . 1 notes: 10. murata : www.murata.com . 11. avx: www.avx.com . 12. mouser : www.mouser.com . 13. coilcraft : www.coilcraft.com . 14. vishay: www.vishay.com . 15. abracon: www.abracon.com . 16. kds: www. kds.info/index.en.hrm . 17. micrel, inc .: www.micrel.com .
micrel, inc. micrf229 april 15, 2015 22 revision 1.0 package information and recommended landing pattern ( 18) 16- pin 4.9mm 6.0mm qsop (qs) note: 18. package information is correct as of the publication date. for updates and most current information, go to www.micrel.com .
micrel, inc. micrf229 april 15, 2015 23 revision 1.0 micrel, inc. 2180 fortune drive san jose, ca 95131 usa tel +1 (408) 944 - 0800 fax +1 (408) 474- 1000 web http://www.micrel.com micrel, inc. is a leading global manufacturer of ic solutions for the worldwide high performance linear and power, lan, and t iming & communications markets. the company?s products include advanced mixed - signal, analog & powe r semiconductors; high - performance communication, clock management, mems - based clock oscillators & crystal - less clock generators, ethernet switches, and physical layer transceiver ics. company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and comp uter products. corporation headquarters and state - of - the - art waf er fabrication facilities are located in san jose, ca, with regional sales and support offices and advanced technology design centers situated throughout the americas, europe, and asia. additionally, the company maintains an extensive network of distribut ors and reps worldwide. micrel makes no representations or warranties with respect to the accuracy or completeness of the inf ormation furnished in this data sheet. this information is not intended as a warranty and micrel does not assume responsibility for its use. micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. no license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. e xcept as provided in micrel?s terms and conditions of sale for such products, micrel assumes no liability whatsoever, and micrel disclaims any express or implied warranty relating to the sale and/or use of micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright , or other intellectual property right. micrel products are not designed or authorized for use as components in life support appliances, devices or sys tems where malfunction of a product can reasonably be expected to result in personal injury. life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure t o perform can be reasonably expected to result in a significant injury to the user. a purchaser?s use or sale of micrel products for use in life support appliances, devices or systems is a purchaser?s own risk a nd purchaser agrees to fully indemnify micrel for any damages resulting from such use or sale. ? 20 15 micrel, incorporated.


▲Up To Search▲   

 
Price & Availability of MICRF229YQS

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X